

Digital Verilog HDL Project

Name: Nafe Abubaker

ID: 1200047

Section: 5

Description

## Implementing a BCD Adder-Subtractor circuit :



Figure 1 BCD adder-subtractor circuit

## First we started with the 9's Complementer:

## 1) Code:

First we used the truth table (found at the end of the report), and after minimization we came up with several equatios.

```
1)A= w'x'y'
2)B=x'y + xy' (Which is XOR)
3)C= Y
4)D=z'
```

Then used dataflow to implement the found equations and came up with this code:

## 2) Simulation:



## Quad 2x1 Mux:

We used behavioral to implement 2x1 mux and came up with this code which will set the output to the first 4 bits if the selection equals zero, and will set the output to the

Next 4 bits if the selection equals one.

## 1) Code

## 2) Simulation



#### Last but not least: BCD Adder:

We used Full\_Adder(Code is in the end of the report) function to implement the BCD Adder, First 4 bits will be added normally using the full adder, after the addition, We did another addition which will add 6 if the sum of the previous addition is more than 9. And came up with this code.(Using dataflow)

```
module BCD Adder(input [3:0]Muxoutput, A, input c in, output [3:0]S);
 2
 3
      wire [3:0] Z,C_out,cout;
 4
      wire OutputCarry;
 5
 6
 7
      Full_Adder F1 (Muxoutput[0], A[0], c_in, Z[0], C_out[0]);
 8
      Full_Adder F2(Muxoutput[1],A[1],C_out[0],Z[1],C_out[1]);
      Full_Adder F3(Muxoutput[2],A[2],C_out[1],Z[2],C_out[2]);
 9
10
      Full_Adder F4 (Muxoutput[3], A[3], C_out[2], Z[3], C_out[3]);
11
12
      assign OutputCarry = ((C_out[3]) | (Z[3]&Z[2]) | (Z[3]&Z[1]));
13
      //if OutputCarry =1 , then it will add 6(4b'0110) to the sum, if not
14
      //, the sum will be added to 0(4b'0000) which will remain the same.
15
      Full Adder F5(Z[0],0,0,S[0],cout[0]);
16
      Full Adder F6(Z[1],OutputCarry,cout[0],S[1],cout[1]);
17
      Full Adder F7(Z[2],OutputCarry,cout[1],S[2],cout[2]);
18
      Full Adder F8(Z[3],0,cout[2],S[3],cout[3]);
19
20
      endmodule
```

#### Simulation:



Finally:

The block diagram:

Everything is connected successfully and the result is below.



```
module final_code(input[3:0] BCD_in,A,input mode,output [3:0] S);

wire[3:0]BCD_out;

wire[3:0]out;

Complement_9 al(BCD_in,BCD_out);
QuadMux a2(BCD_out,BCD_in,mode,out);
BCD_Adder a3(out,A,mode,S);
endmodule
```

#### **Simulation**



## Truth tables used:

# 1) 9's Complement

| BCI |     |     | 9'5 | comp | 2 2 2 2 2 2 2                         |
|-----|-----|-----|-----|------|---------------------------------------|
| wx  | 4 2 | A   | B   | CD   |                                       |
| 00  | 00  | 1   | 0   | 0 1  |                                       |
| 00  | 01  | - 1 | 0   | 0 0  |                                       |
| 00  | 10  | 0   | l l | 1 /  |                                       |
| 0 0 | 11  | 0   | - ! | 10   |                                       |
| 0 1 | 0 0 | 0   | l   | 0    |                                       |
| 1 0 | 0   | 0   | 1   | 0 0  |                                       |
| 0 1 | 10  | 0   | 0   | ( )  |                                       |
| 0 1 | 1 1 | 0   | 0   | 10   |                                       |
| ,   | 0 0 | 0   | 0   | 01   | Windows  Fatures to activate Windows. |
| ( 0 | 0 1 | 0   | 0   | 00   |                                       |

# 2) QuadMux

| Select | Inp | Output |   |
|--------|-----|--------|---|
| 0      | 0   | 0      | 0 |
| 0      | 0   | 1      | 1 |
| 1      | 1   | 0      | 1 |
| 1      | 1   | 1      | 1 |

# 3)BCD Adder

| Binary Sum              |    |    |    |                | BCD Sum |    |    |    | Decimal |    |
|-------------------------|----|----|----|----------------|---------|----|----|----|---------|----|
| K                       | Zs | Z4 | 72 | Z <sub>1</sub> | C       | Se | 54 | Se | Si      |    |
| 0                       | 0  | 0  | 0  | 0              | 0       | 0  | 0  | 0  | 0       | 0  |
| 0                       | 0  | 0  | 0  | 1              | 0       | 0  | 0  | 0  | 1       | 1  |
|                         |    |    |    |                |         |    |    |    |         |    |
| 0                       | 1  | 0  | 1  | 0              | 1       | 0  | 0  | 0  | 0       | 10 |
| 0                       | 1  | 0  | 1  | 1              | 1       | 0  | 0  | 0  | 1       | 11 |
| 0                       | 1  | 1  | 0  | 0              | 1       | 0  | 0  | 1  | 0       | 12 |
| 0                       | 1  | 1  | 0  | 1              | 1       | 0  | 0  | 1  | 1       | 13 |
| 0                       | 1  | 1  | 1  | 0              | 1       | 0  | 1  | 0  | 0       | 14 |
| 0                       | 1  | 1  | 1  | 1              | 1       | 0  | 1  | 0  | 1       | 15 |
| 1                       | 0  | 0  | 0  | 0              | 1       | 0  | 1  | 1  | 0       | 16 |
| 1                       | 0  | 0  | 0  | 1              | 1       | 0  | 1  | 1  | 1       | 17 |
| 1                       | 0  | 0  | 1  | 0              | 1       | 1  | 0  | 0  | 0       | 18 |
| 1                       | 0  | 0  | 1  | 1              | 1       | 1  | 0  | 0  | 1       | 19 |
| Derivation of BCD adder |    |    |    |                |         |    |    |    |         |    |

## **Full Adder code:**

Full adder- simulation:



All Codes used(in writing):

1)9's Complement:

module Complement\_9(BCDin,BCDout);

```
input [3:0]BCDin;
                      output [3:0]BCDout;
                        //assign z = ^d;
                         //assign y = c;
                        //assign x = b^c;
                   //assign w = ~a & ~b & ~c;
                         //BCDin 3 = a
                         //BCDin 2 = b
                         //BCDin 1 = c
                         //BCDin 0 = d
                          //-----
                        //BCDout 3 = w
                        //BCDout 2 = x
                        //BCDout 1 = y
                         //BCDout 0 = z
assign BCDout[3] = ((~(BCDin[3])) & (~(BCDin[2])) & (~(BCDin[1])));
            assign BCDout[2] = BCDin[2] ^ BCDin[1];
                  assign BCDout[1] = BCDin[1];
                 assign BCDout[0] = ~BCDin[0];
```

endmodule

## 2)MUX

module QuadMux(input [3:0]BCDout,BCDin,input sel,output reg [3:0]out);

always @(BCDout,BCDin,sel) begin
if(sel == 0) out = BCDin;

else out = BCDout;

end

endmodule

3)Full adder

module Full\_Adder(a,b,C\_in,sum,C\_out);

input a,b,C\_in;
output sum,C\_out;

assign C\_out = (a&b) | (a&C\_in) | (b&C\_in);

```
assign sum = a^b^C_in;
```

#### endmodule

### 4)BCD Adder

module BCD\_Adder(input [3:0]Muxoutput,A,input c\_in,output [3:0]S);

wire [3:0] Z,C\_out,cout; wire OutputCarry;

```
Full_Adder F1(Muxoutput[0],A[0],c_in,Z[0],C_out[0]);
Full_Adder F2(Muxoutput[1],A[1],C_out[0],Z[1],C_out[1]);
Full_Adder F3(Muxoutput[2],A[2],C_out[1],Z[2],C_out[2]);
Full_Adder F4(Muxoutput[3],A[3],C_out[2],Z[3],C_out[3]);

assign OutputCarry = ((C_out[3]) | (Z[3]&Z[2]) | (Z[3]&Z[1]));
//if OutputCarry = 1 , then it will add 6(4b'0110) to the sum, if not, the sum will be added to 0(4b'0000) which will remain the same.

Full_Adder F5(Z[0],0,0,S[0],cout[0]);
Full_Adder F6(Z[1],OutputCarry,cout[0],S[1],cout[1]);
Full_Adder F7(Z[2],OutputCarry,cout[1],S[2],cout[2]);
```

Full\_Adder F8(Z[3],0,cout[2],S[3],cout[3]);

### endmodule

## 5)Final code

module final\_code(input[3:0] BCD\_in,A,input mode,output [3:0] S);

wire[3:0]BCD\_out;
wire[3:0]out;

Complement\_9 a1(BCD\_in,BCD\_out);
QuadMux a2(BCD\_out,BCD\_in,mode,out);
BCD\_Adder a3(out,A,mode,S);

endmodule

Done.